发明名称 Domino comparator capable for use in a memory array
摘要 A memory including a NOR logic gate having an input coupled to a bitline (BL) and an input to receive the complement of the data value (DATABAR). The memory also including a NOR logic gate having an input coupled to the bitline bar (BLBAR) and an input to receive the data value (DATA). A combine stage is also included having an input coupled to an output of the NOR logic gate, an input coupled to an output of the NOR logic gate, and an output to provide a miss indicator (MISS). The miss indicator (MISS) indicates when a value on the bitline (BL) does not match the data value (DATA). The memory also comprising a plurality of bitcells coupled to the bitline (BL) and bitline bar (BLBAR), where each of the plurality of bitcells is coupled to a corresponding word line.
申请公布号 US2005105324(A1) 申请公布日期 2005.05.19
申请号 US20030703657 申请日期 2003.11.05
申请人 RAMARAJU RAVINDRARAJ;HOEKSTRA GEORGE P. 发明人 RAMARAJU RAVINDRARAJ;HOEKSTRA GEORGE P.
分类号 G11C7/00;G11C11/00;G11C15/00;(IPC1-7):G11C11/00 主分类号 G11C7/00
代理机构 代理人
主权项
地址