发明名称 Structure for reducing leakage currents and high contact resistance for embedded memory and method for making same
摘要 A method for fabricating an insulating layer having contact openings of varying depths for logic/DRAM circuits is achieved using a single mask and etch step. After forming stacked or trench capacitors, a planar insulating layer is formed. Contact openings are etched in the planar insulating layer to the substrate, and contact openings that extend over the edge of the stacked or trench capacitor top electrode, having an ARC, are etched using a novel mask design and a single etching step. This allows one to make contacts to the substrate without overetching while making low-resistance contacts to the sidewall of the capacitor top electrode. In the trench capacitor open areas are formed to facilitate making contact openings that extend over the top electrode. A series of contact openings that are skewed or elongated also improve the latitude in alignment tolerance.
申请公布号 US2005093147(A1) 申请公布日期 2005.05.05
申请号 US20030696006 申请日期 2003.10.29
申请人 TAIWAN SEMICONDUCTOR MANUFACTURING CO. 发明人 TU KUO-CHI
分类号 H01L21/44;H01L21/768;H01L21/8242;H01L23/48;H01L27/108;H01L29/40;(IPC1-7):H01L21/44;H01L21/824 主分类号 H01L21/44
代理机构 代理人
主权项
地址