发明名称 Transistor
摘要 A transistor and a semiconductor integrated circuit with a reduced layout area. Area reduction of a transistor is realized by arranging contacts at higher density. Specifically, in a transistor including a pair of impurity regions and a gate electrode 604 sandwiched therebetween, one of the impurity regions has respective contact holes (a first contact hole 601 and a second contact hole 602 ) and the other impurity region has a contact hole (a third contact hole 603 ), and contacts of the contact holes 601 to 603 or regions 605 to 607 each including a margin for a contact are arranged so as to be a triangular lattice except for the gate electrode 604.
申请公布号 US2005093019(A1) 申请公布日期 2005.05.05
申请号 US20040967129 申请日期 2004.10.19
申请人 SEMICONDUCTOR ENERGY LABORATORY CO., LTD. 发明人 KATO KIYOSHI
分类号 H01L27/02;H01L29/423;H01L31/0336;(IPC1-7):H01L31/033 主分类号 H01L27/02
代理机构 代理人
主权项
地址