发明名称 Encapsulated spacer with low dielectric constant material to reduce the parasitic capacitance between gate and drain in CMOS technology
摘要 The present invention pertains to formation of a transistor in a manner that mitigates parasitic capacitance, thereby facilitating, inter alia, enhanced switching speeds. More particularly, a sidewall spacer formed upon a semiconductor substrate adjacent a conductive gate structure includes a material having a low dielectric constant (low-k) to mitigate parasitic capacitance between the gate structure, the sidewall spacer and a conductive drain formed within the semiconductor substrate. The low-k sidewall spacer is encapsulated within a nitride material which is selective to etchants such that the spacer is not altered during subsequent processing. The spacer thus retains its shape and remains effective to guide dopants into desired locations within the substrate.
申请公布号 US2005087775(A1) 申请公布日期 2005.04.28
申请号 US20030692388 申请日期 2003.10.23
申请人 CHEN YUANNING;ROTONDARO ANTONIO L.P.;KIRMSE KAREN H. 发明人 CHEN YUANNING;ROTONDARO ANTONIO L.P.;KIRMSE KAREN H.
分类号 H01L21/336;H01L29/49;(IPC1-7):H01L29/80 主分类号 H01L21/336
代理机构 代理人
主权项
地址