发明名称 FORMATION OF LATTICE-TUNING SEMICONDUCTOR SUBSTRATES
摘要 A method of forming a lattice-tuning semiconductor substrate comprises the steps of defining parallel strips of a Si surface by the provision of spaced parallel oxide walls (2) on the surface, selectively growing a first SiGe layer on the strips such that first dislocations (3) extend preferentially across the first SiGe layer between the walls (2) to relieve the strain in the first SiGe layer in directions transverse to the walls (2), and growing a second SiGe layer on top of the first SiGe layer to overgrow the walls (2) such that second dislocations form preferentially within the second SiGe layer above the walls (2) to relieve the strain in the second SiGe layer in directions transverse to the first dislocations (3). The dislocations so produced serve to relax the material in two mutually transverse directions whilst being spatially separated so that the two sets of dislocations cannot interact with one another. Thus the density of threading dislocations and the surface roughness is greatly reduced, thus enhancing the performance of the virtual substrate by decreasing the disruption of the atomic lattice that can lead to scattering of electrons in the active devices and degradation of the speed of movement of the electrons.
申请公布号 KR20050038037(A) 申请公布日期 2005.04.25
申请号 KR20057003640 申请日期 2005.03.02
申请人 UNIVERSITY OF WARWICK 发明人 CAPEWELL, ADAM DANIEL;GRASBY, TIMOTHY JOHN;PARKER, EVAN HUBERT CRESSWELL;WHALL, TERENCE
分类号 H01L21/20;(IPC1-7):H01L21/02 主分类号 H01L21/20
代理机构 代理人
主权项
地址