发明名称 Semiconductor device and method of fabricating the same
摘要 The present invention is aimed at providing a DMOSFET and a method of fabricating the same, capable of keeping a desirable level of drain voltage resistance and, at the same time, of reducing the drain resistance. In a DMOSFET configured as having a drain region composed of an epitaxial layer formed on a P-type semiconductor substrate while placing an N-type buried layer in between, and as having, in the drain region, a P-type body region having an N-type source region nested therein and a drain extraction region, formation of N-type, heavily-doped buried layers prior to the epitaxial growth is proceeded so as not to form them at least in the region under the P-type body region, and so as to make an impurity concentration in the region under the P-type body region smaller than that in the region under a drift region when viewed after the impurity is diffused by the succeeding annealing. This makes it possible to suppress breakdown and thereby to suppress lowering in the drain voltage resistance, and at the same time to reduce the drain resistance by raising the impurity concentration of the N-type buried layer in the region under the drift region.
申请公布号 US2005082603(A1) 申请公布日期 2005.04.21
申请号 US20040958732 申请日期 2004.10.06
申请人 NEC ELECTRONICS CORPORATION 发明人 FUJII HIROKI
分类号 H01L29/78;H01L21/336;H01L27/00;H01L27/088;H01L27/105;H01L29/10;H01L29/423;H01L29/94;(IPC1-7):H01L29/94 主分类号 H01L29/78
代理机构 代理人
主权项
地址