发明名称 METHOD TO REDUCE STACKING FAULT NUCLEATION SITES AND REDUCE Vf DRIFT IN BIPOLAR DEVICES
摘要 A method is disclosed for preparing a substrate and epilayer for reducing stacking fault nucleation and reducing forward voltage (Vf) drift in silicon carbide-based bipolar devices. The method includes the steps of etching the surface of a silicon carbide substrate with a nonselective etch to remove both surface and subsurface damage, thereafter etching the same surface with a selective etch to thereby develop etch-generated structures from at least any basal plane dislocation reaching the substrate surface that will thereafter tend to either terminate or propagate as threading defects during subsequent epilayer growth on the substrate surface, and thereafter growing a first epitaxial layer of silicon carbide on the twice-etched surface.
申请公布号 WO2005034208(A2) 申请公布日期 2005.04.14
申请号 WO2004US30041 申请日期 2004.09.14
申请人 CREE, INC.;SUMAKERIS, JOSEPH, JOHN 发明人 SUMAKERIS, JOSEPH, JOHN
分类号 H01L21/20;H01L21/205 主分类号 H01L21/20
代理机构 代理人
主权项
地址