发明名称 Integrated circuit package
摘要 In one aspect, the present invention features a method of manufacturing an integrated circuit package including providing a substrate having a first surface, a second surface opposite the first surface, a cavity through the substrate between the first and second surfaces and a conductive via extending through the substrate and electrically connecting the first surface of the substrate with the second surface of the substrate, applying a strip to the second surface of the substrate, mounting a semiconductor die on the strip, at least a portion of the semiconductor die being disposed inside the cavity, encapsulating in a molding material at least a portion of the first surface of the substrate, and removing the strip from the substrate. In another aspect, the invention features an integrated circuit package including a substrate having a first surface, a second surface opposite the first surface, a cavity through the substrate between the first and second surfaces and a conductive via extending through the substrate and electrically connecting the first surface of the substrate with the second surface of the substrate, a semiconductor die electrically coupled with the conductive via, at least a portion of the semiconductor die being disposed inside the cavity of the substrate, an encapsulant material encapsulating a portion of the semiconductor die such that at least a portion of a surface of the semiconductor die is exposed.
申请公布号 US2005077613(A1) 申请公布日期 2005.04.14
申请号 US20030635839 申请日期 2003.08.06
申请人 MCLELLAN NEIL ROBERT;FAN CHUN HO;COMBS EDWARD G.;CHEUNG TSANG KWOK;KEUNG CHOW LAP;LABEEB SADAK THAMBY 发明人 MCLELLAN NEIL ROBERT;FAN CHUN HO;COMBS EDWARD G.;CHEUNG TSANG KWOK;KEUNG CHOW LAP;LABEEB SADAK THAMBY
分类号 H01L21/56;H01L21/68;H01L23/13;H01L23/538;H01L25/10;(IPC1-7):H01L23/34 主分类号 H01L21/56
代理机构 代理人
主权项
地址
您可能感兴趣的专利