发明名称 Method of forming a metal-insulator-metal capacitor structure in a copper damascene process sequence
摘要 A method of forming a metal-oxide-metal (MIM), capacitor structure wherein the fabrication procedures used for the MIM capacitor structure are integrated into a process sequence used to form damascene type copper interconnect structures for CMOS type devices, has been developed. The process sequence features a copper damascene connector located overlying exposed portions of a semiconductor substrate, and underlying the MIM capacitor structure. The MIM capacitor structure, comprised a capacitor dielectric layer sandwiched between conductive capacitor plates, is protected during several selective reactive ion etching patterning procedures by an overlying anti-reflective coating (ARC), insulator shape, and by insulator spacers located on the sides of the ARC shape and on the sides of a capacitor dielectric shape. The presence of the insulator shape protects the MIM capacitor structure during a subsequent process used to define another copper damascene connector structure, overlying and contacting the MIM capacitor structure.
申请公布号 US6876027(B2) 申请公布日期 2005.04.05
申请号 US20030411346 申请日期 2003.04.10
申请人 TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY 发明人 LIEN WAN-YIH;WU CHII-MING M.
分类号 H01L21/02;H01L21/768;(IPC1-7):H01L27/108 主分类号 H01L21/02
代理机构 代理人
主权项
地址