发明名称 |
Multi-Shelf system clock synchronization |
摘要 |
<p>A method and apparatus for conveying to a control shelf of a multi-shelf network node any master clock signal received via a plurality of interface cards associated with a plurality of peripheral shelves of the multi-shelf network node is presented. The apparatus operating in accordance with the method includes a peripheral shelf controller having: a selector selecting an External SYNChronization (ESYNC) signal from a multitude of ESYNC signals received at an associated peripheral shelf; a comparator deriving phase difference information in comparing the selected ESYNC signal and a SSYNC signal distributed by the control shelf; and encoder for digitally encoding the phase difference information at the peripheral shelf; means for conveying a digital phase difference information digitally between a peripheral shelf and the control shelf. The apparatus further includes a control shelf controller having: a phase difference information stream selector at the control shelf selects a phase difference information stream; an ESYNC regenerator providing to a system synchronization unit an ESYNC signal regenerated from the SSYNC signal and the selected phase difference information stream. Advantages are derived from a scalable synchronization signal infrastructure providing any selected ESYNC signal received via any interface card associated with any peripheral shelf of a multi-shelf network node to the control shelf for synchronizing an SSYNC signal thereto.</p> |
申请公布号 |
EP1519505(A2) |
申请公布日期 |
2005.03.30 |
申请号 |
EP20040300609 |
申请日期 |
2004.09.17 |
申请人 |
ALCATEL |
发明人 |
FRIESEN, LARRY;PIKE, DION;CHI HO LIU, GEOFFREY |
分类号 |
H04J3/06;(IPC1-7):H04J3/06 |
主分类号 |
H04J3/06 |
代理机构 |
|
代理人 |
|
主权项 |
|
地址 |
|