发明名称 Virtual ground single transistor memory cell, memory array incorporating same, and method of operation thereof
摘要 An asymmetrical virtual ground single transistor floating gate memory cell has a floating gate that overlies a channel region in a p-well, the channel region lying between a heavily doped n+ drain region and a lightly doped n- source region. A heavily doped p+ region known as a "halo" is disposed in the channel adjacent the heavily doped n+ drain. The floating gate is spaced away from the channel region by a generally thin tunnel oxide. A lightly doped source with a graded source/channel junction reduces source side CHE generation. In one variation, a thicker oxide between the source and the floating gate reduces CHE injection from the source side. A heavily doped drain with a halo implant in the channel adjacent the drain enhances drain side CHE generation.
申请公布号 US6873004(B1) 申请公布日期 2005.03.29
申请号 US20030358645 申请日期 2003.02.04
申请人 NEXFLASH TECHNOLOGIES, INC. 发明人 HAN KYUNG JOON;HSIA STEVE K.;PARK JOO WEON;KWON GYU-WAN;LEE JONG SEUK
分类号 G11C16/04;H01L21/336;H01L21/8247;H01L27/115;H01L29/788;(IPC1-7):H01L29/788 主分类号 G11C16/04
代理机构 代理人
主权项
地址