发明名称
摘要 In a method of fabricating a thin film transistor array substrate for a liquid crystal display, a gate line assembly is formed on a substrate with a chrome-based under-layer and an aluminum alloy-based over-layer while proceeding in the horizontal direction. The gate line assembly has gate lines, and gate electrodes, and gate pads. A gate insulating layer is deposited onto the insulating substrate such that the gate insulating layer covers the gate line assembly. A semiconductor layer and an ohmic contact layer are sequentially formed on the gate insulating layer. A data line assembly is formed on the ohmic contact layer with a chrome-based under-layer and an aluminum alloy-based over-layer. The data line assembly has data lines crossing over the gate lines, source electrodes, drain electrodes, and data pads. A protective layer is deposited onto the substrate, and patterned to thereby form contact holes exposing the drain electrodes, the gate pads, and the data pads. The sidewall of the under-layers for the gate line assembly and the data line assembly is exposed through the contact holes. An IZO-based layer is deposited onto the substrate, and patterned to thereby form pixel electrodes, subsidiary gate pads, and subsidiary data pads. The pixel electrodes are connected to the sidewall of the drain electrodes, and the subsidiary gate and data pads are connected to the sidewall of the gate and the data pads.
申请公布号 JP2005506683(A) 申请公布日期 2005.03.03
申请号 JP20020586379 申请日期 2002.04.02
申请人 发明人
分类号 G02F1/1343;G02F1/1345;G02F1/136;G02F1/1362;G02F1/1368;H01L21/768;H01L21/77;H01L21/84;H01L23/522;H01L23/532;H01L27/12;H01L29/786;(IPC1-7):H01L21/768;G02F1/134 主分类号 G02F1/1343
代理机构 代理人
主权项
地址