发明名称 Reduced complexity efficient binarization method and/or circuit for motion vector residuals
摘要 An apparatus comprising a first processing circuit and a second processing circuit. The first processing circuit may be configured to generate a motion vector residual in response to one or more macroblocks of an input signal. The second processing circuit may be configured to convert between (i) the motion vector residual and (ii) a binarized representation of the motion vector residual. The binarized representation of the motion vector residual generally comprises (i) a binarized representation of an absolute value of the motion vector residual and (ii) a binarized representation of a sign of the motion vector residual when the motion vector residual has a non-zero value. The binarized representation of the sign is generally located after an end of the binarized, representation of the absolute value of the motion vector residual.
申请公布号 US2005036551(A1) 申请公布日期 2005.02.17
申请号 US20030639338 申请日期 2003.08.12
申请人 LSI LOGIC CORPORATION 发明人 WINGER LOWELL L.;PEARSON ERIC C.
分类号 H04N7/12;H04N7/26;(IPC1-7):H04N7/12 主分类号 H04N7/12
代理机构 代理人
主权项
地址