发明名称 Delay locked loop circuit with duty cycle correction function
摘要 A delay locked loop (DLL) circuit having a structure in which a method of performing duty cycle correction (DCC) using two DLLs and an intermediate phase composer and a method of performing DCC by forming a closed loop using a negative feedback are combined with each other is provided. The DLL circuit includes a first DLL for receiving an external clock signal and generating a first clock signal and a second DLL for receiving an external clock signal and generating a second clock signal. The first clock signal and the second clock signal are synchronized with an external clock signal. The DLL circuit further includes an intermediate phase generation circuit for receiving the first and second clock signals and generating an intermediate phase clock signal and a DCC loop for receiving the intermediate phase clock signal and generating an output clock signal. The intermediate phase clock signal has an intermediate phase between the phases of the first and second clock signals. The output clock signal is generated through correction of the duty cycle of the intermediate phase clock signal using a value obtained by integrating the output clock signal.
申请公布号 US6853225(B2) 申请公布日期 2005.02.08
申请号 US20020315696 申请日期 2002.12.10
申请人 HYNIX SEMICONDUCTOR INC. 发明人 LEE SEONG HOON
分类号 H03L7/00;H03K5/00;H03K5/13;H03K5/151;H03K5/156;H03L7/07;H03L7/081;(IPC1-7):H03L7/06 主分类号 H03L7/00
代理机构 代理人
主权项
地址