发明名称 Method for converting a planar transistor design to a vertical double gate transistor design
摘要 A method for creating a vertical double-gate transistor design includes providing a planar transistor layout (10) having a gate layer (12) overlying an active layer (14). In one embodiment, a first intermediate layer (18) is defined based on an overlapping region of the gate and active layers, and, using the first intermediate layer, a second intermediate layer (22) is defined which defines a spacing between at least two fins of the vertical double-gate transistor design. The second intermediate layer may also define a length and a width of the at least two fins. One embodiment modifies a dimension of the first intermediate layer prior to defining the second intermediate layer. The method further includes defining a resulting layer (24) based on a non-overlapping region of the second intermediate layer and the active layer. The resulting layer may then be used to create a mask and a semiconductor device (30) corresponding to the vertical double-gate transistor design.
申请公布号 US2005020015(A1) 申请公布日期 2005.01.27
申请号 US20030624398 申请日期 2003.07.22
申请人 MATHEW LEO;MIN BYOUNG W. 发明人 MATHEW LEO;MIN BYOUNG W.
分类号 H01L21/8234;H01L27/12;(IPC1-7):H01L21/823 主分类号 H01L21/8234
代理机构 代理人
主权项
地址