发明名称 HIGH PERFORMANCE WIRELESS RECEIVER WITH CLUSTER MULTIPATH INTERFERENCE SUPPRESSION CIRCUIT
摘要 A receiver which suppresses inter-cluster multipath interference by processing an impulse channel response consisting of two multipath clusters, each cluster having groups of signals with multiple delays. In one embodiment, the receiver includes a single antenna and parallel-connected delay units used to align the groups of signals before being input into respective sliding window equalizers. The outputs of the equalizers are combined at chip level via a combiner which provides a single output. In another embodiment, a Cluster Multipath Interference Suppression (CMIS) circuit is incorporated into the receiver. The CMIS circuit includes a hard decision unit and a plurality of signal regeneration units to generate replicas of the multipath clusters. The replicas are subtracted from the respective outputs of the delay units and the results are input to the respective sliding window equalizers. In another embodiment, multiple antennas are used to receive and process the clusters.
申请公布号 WO2005009057(A2) 申请公布日期 2005.01.27
申请号 WO2004US22547 申请日期 2004.07.13
申请人 INTERDIGITAL TECHNOLOGY CORPORATION;REZNIK, ALEXANDER;LI, BIN;YANG, RUI;ZEIRA, ARIELA 发明人 REZNIK, ALEXANDER;LI, BIN;YANG, RUI;ZEIRA, ARIELA
分类号 H04B1/7115;H04B1/00;H04L25/03;H04Q 主分类号 H04B1/7115
代理机构 代理人
主权项
地址