发明名称 High power, high linearity and low insertion loss single pole double throw trasmitter/receiver switch
摘要 A high performance single-pole-double-throw (SPDT) Transmitter/Receiver (T/R) FET switch utilizes a plurality of multi-gate FETs in series to realize low insertion loss, low harmonic distortion and high power handling capabilities. The SPDT switch consists of an antenna port, a transmitter branch coupled to a transmitter port through a plurality of multi-gate FETs in series and a receiver branch coupled to a receiver port through a plurality of multi-gate FETs in series. When a high power signal passes from the transmitter port to the antenna port through the transmitter branch, the receiver branch is required to be shut off electrically to prevent the high power signal from leaking to receiver port. This leakage can degrade the isolation of the switch and cause harmonic distortion. Furthermore, the transmitter branch is required to provide a resistance as small as possible to reduce the power loss when it passes through the transmitter branch to the antenna port. In the receiver branch, two of the gate metals in the multi-gate FETs are fabricated with gate sizes several times larger than the others. Furthermore, a heavily doped cap layer is utilized between the gate fingers in a multi-gate FET to reduce the channel resistance of FET, thereby lowering the insertion loss.
申请公布号 US2005014473(A1) 申请公布日期 2005.01.20
申请号 US20030620395 申请日期 2003.07.16
申请人 ZHAO YIBING;ZHANG SHUYUN;MCMORROW ROBERT J. 发明人 ZHAO YIBING;ZHANG SHUYUN;MCMORROW ROBERT J.
分类号 H03K17/687;H03K17/693;(IPC1-7):H04B1/44 主分类号 H03K17/687
代理机构 代理人
主权项
地址