发明名称 HALF-RATE CLOCK LOGIC BLOCK AND METHOD FOR FORMING SAME
摘要 A method and apparatus for converting a full-rate digital clock circuit to a fractional-rate clock circuit. The combinatorial and sequential functions of the full rate design are duplicated, with a first combinatorial function responsive to even input logic vectors and a second combinatorial function responsive to odd input logic vectors. Output vectors from the first and the second combinatorial function are provided as input vectors to the respective first and second sequential function, which operate at a fractional clock rate and provide the output block vectors.
申请公布号 US2005012523(A1) 申请公布日期 2005.01.20
申请号 US20030623303 申请日期 2003.07.18
申请人 GRUNDVIG JEFFREY PAUL 发明人 GRUNDVIG JEFFREY PAUL
分类号 H03K19/00;H03K19/173;(IPC1-7):H03K19/00 主分类号 H03K19/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利