发明名称 Semiconductor device and method of manufacturing the same
摘要 There is provided a MISFET which suppresses a short-channel effect in a deep submicron region and has a low parasitic resistance, a low parasitic capacitance, and a small drain junction leakage current. A shallow concave is formed in a channel forming portion and an extension region forming portion of a MISFET, shallow ion implantation for forming an extension region is performed to a bottom surface of the shallow concave. Deep ion implantation for forming a source/drain region is performed to a silicon substrate adjacent to the concave, and the position of a peak concentration of the shallow ion implantation is caused to coincide with the position of a peak concentration of the deep ion implantation, so that a MISFET which suppresses a short-channel effect and has a low source/drain parasitic resistance, a low source/drain parasitic capacitance, and a small drain junction leakage current generated by SALICIDE steps can be provided. The MISFET according to the invention is preferably used as a means for providing a semiconductor substrate constituted by a high-speed CMOS circuit having a high integration level at a high yield and high reliability.
申请公布号 US2005009256(A1) 申请公布日期 2005.01.13
申请号 US20040911596 申请日期 2004.08.05
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 INABA SATOSHI
分类号 H01L21/28;H01L21/336;H01L29/78;(IPC1-7):H01L21/336;H01L21/823;H01L29/00 主分类号 H01L21/28
代理机构 代理人
主权项
地址