发明名称 Integrated circuit package for semiconductor devices with improved electric resistance and inductance
摘要 A semiconductor integrated circuit package having a leadframe (108) that includes a leadframe pad (103a) disposed under a die (100) and a bonding metal area (101a) that is disposed over at least two adjacent sides of the die. The increase in the bonding metal area (101a) increases the number of interconnections between the metal area (101a) and the die (100) to reduce the electric resistance and inductance. Furthermore, the surface area of the external terminals radiating from the package's plastic body (106) is increased if not maximized so that heat can be dissipated quicker and external terminal resistances reduced. The integrated circuit is applicable for MOSFET devices and the bonding metal area (101a) is used for the source terminal (101). The bonding metal area may have a "L" shape, a "C" shape, a "J" shape, an "I" shape or any combination thereof.
申请公布号 US6841852(B2) 申请公布日期 2005.01.11
申请号 US20020189333 申请日期 2002.07.02
申请人 LUO LEESHAWN;BHALLA ANUP;HO YUEH-SE;LUI SIK K.;CHANG MIKE 发明人 LUO LEESHAWN;BHALLA ANUP;HO YUEH-SE;LUI SIK K.;CHANG MIKE
分类号 H01L21/60;H01L23/485;H01L23/495;H01L23/50;(IPC1-7):H01L23/48 主分类号 H01L21/60
代理机构 代理人
主权项
地址
您可能感兴趣的专利