发明名称 APPLYING PARAMETRIC TEST PATTERNS FOR HIGH PIN COUNT ASICS ON LOW PIN COUNT TESTERS
摘要 Disclosed is an integrated circuit chip test apparatus that has a module test fixture having contact pads that are adapted to make contact with signal input/output pins on an integrated circuit chip being tested. An intermediate banking box is connected to the module text fixture and a tester is connected to the intermediate banking box. The tester includes at least one bank of channels there are more pins on the integrated circuit chip than there are channels in the tester. The intermediate banking box includes switches that are connected between the contact pads and the channels. The switches are adapted to selectively connect a subset of the contact pads to the channels to connect the tester to a subset of pins, thereby allowing the tester to test a portion of the integrated circuit that corresponds to the subset of pins.
申请公布号 US2005001611(A1) 申请公布日期 2005.01.06
申请号 US20030604230 申请日期 2003.07.02
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 CONTI DENNIS R.;LAFFERTY JOHN
分类号 G01R1/00;G01R31/26;G01R31/319;(IPC1-7):G01R1/00 主分类号 G01R1/00
代理机构 代理人
主权项
地址