发明名称 Post high voltage gate oxide pattern high-vacuum outgas surface treatment
摘要 The present invention provides a method for fabricating a dual gate semiconductor device. In one aspect, the method comprises forming a nitridated, high voltage gate dielectric layer over a semiconductor substrate, patterning a photoresist over the nitridated, high voltage gate dielectric layer to expose the nitridated, high voltage dielectric within a low voltage region, wherein the patterning leaves an accelerant residue on the exposed nitridated, high voltage gate dielectric layer, and subjecting the exposed nitridated, high voltage dielectric to a high vacuum to remove the accelerant residue.
申请公布号 US2004266113(A1) 申请公布日期 2004.12.30
申请号 US20040752885 申请日期 2004.01.06
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 KIRKPATRICK BRIAN K.;KHAMANKAR RAJESH;BEVAN MALCOLM J.;GURBA APRIL;ALSHAREEF HUSAM N.;MONTGOMERY CLINTON L.;SOMERVELL MARK H.
分类号 H01L21/265;H01L21/28;H01L21/306;H01L21/311;H01L21/318;H01L21/8234;H01L29/51;(IPC1-7):H01L21/823;H01L21/31;H01L21/336 主分类号 H01L21/265
代理机构 代理人
主权项
地址