发明名称 Memory device in semiconductor for enhancing ability of test
摘要 A memory device which includes at least one bank having first and second unit blocks, each containing a plurality of cell arrays and first and second decoding units for decoding an inputted column address and outputting column selecting signals of the first and second unit blocks includes a column address transmitting unit, a first combining circuit, a second combining circuit, a first and a second output pads.
申请公布号 US6836445(B2) 申请公布日期 2004.12.28
申请号 US20030618425 申请日期 2003.07.11
申请人 HYNIX SEMICONDUCTOR INC. 发明人 LEE BYUNG-JAE
分类号 G01R31/28;G11C7/10;G11C11/401;G11C11/407;G11C29/00;G11C29/14;G11C29/18;(IPC1-7):G11C8/00 主分类号 G01R31/28
代理机构 代理人
主权项
地址