发明名称 Method for synchronizing multiple serial data streams using a plurality of clock signals
摘要 Methods and systems for generating and synchronizing multiple clocks are disclosed herein that have extremely low skew across multiple channels and latency that is both minimal and well-defined. A phase-locked loop circuit generates a plurality of clock signals to synchronize channel circuits that receive core data streams. The channel circuits convert the core data streams into serial data streams. The phase-locked loop circuit or another phase-locked loop circuit generates a core clock signal for the registered transfer of the core data streams to the channel circuits. One or more of the plurality of clock signals may be distributed to the channel circuits by a register-to-register transfer.
申请公布号 US6836852(B2) 申请公布日期 2004.12.28
申请号 US20010021133 申请日期 2001.10.29
申请人 AGILENT TECHNOLOGIES, INC. 发明人 WANG CHARLES L.;LAI BENNY W. H.;MOORE CHARLES E.;FISHER PHILIP W.
分类号 G06F1/08;G06F1/12;H03L7/06;H03L7/07;H03L7/08;H04L7/00;H04L7/033;H04L7/04;(IPC1-7):G06F1/04;G06F1/06;G06F13/42 主分类号 G06F1/08
代理机构 代理人
主权项
地址