发明名称 Low leakage heterojunction vertical transistors and high performance devices thereof
摘要 A method for forming and the structure of a vertical channel of a field effect transistor, a field effect transistor and CMOS circuitry are described incorporating a drain, body and source region on a sidewall of a vertical single crystal semiconductor structure wherein a hetero-junction is formed between the source and body of the transistor, wherein the source region and channel are independently lattice strained with respect the body region and wherein the drain region contains a carbon doped region to prevent the diffusion of dopants (i.e., B and P) into the body. The invention reduces the problem of short channel effects such as drain induced barrier lowering and the leakage current from the source to drain regions via the hetero-junction and while independently permitting lattice strain in the channel region for increased mobility via choice of the semiconductor materials. The problem of scalability of the gate length below 100 nm is overcome by the heterojunction between the source and body regions.
申请公布号 US2004256639(A1) 申请公布日期 2004.12.23
申请号 US20030463039 申请日期 2003.06.17
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 OUYANG QIQING CHRISTINE;CHU JACK OON
分类号 H01L27/092;H01L21/336;H01L21/8238;H01L29/12;H01L29/78;H01L29/786;(IPC1-7):H01L27/10 主分类号 H01L27/092
代理机构 代理人
主权项
地址