发明名称 Multiple clock generator with programmable clock skew
摘要 A programmable skew clock signal generator has a frequency generator circuit (104) consistent with the invention produces an output signal Fphi0 from a reference signal Fref A frequency accumulator (132, 152) is preloaded with a preload value PK1 and receives one reference signal cycle as a clock signal, receives a constant K1 as an input thereto, with the frequency accumulator (132, 152) having a maximum count KMAX and producing an overflow output. A phase accumulator (136, 156) is preloaded with a preload value PC1 and receives one overflow cycle output from the frequency accumulator (132, 152) as a clock signal and receives a phase offset constant C1 as an input thereto. The phase accumulator (136, 156) has a maximum count CMAX and produces a phase accumulator (136, 156) output. A delay line (320) is clocked by the reference signal Fref and produces a plurality of delayed reference clock signals at a plurality of tap outputs. A tap selecting circuit (140, 144; 160, 164) receives the phase accumulator output and selects at least one of the tap outputs in response thereto to produce an output Fphi1 whose phase shift phi1 relative to Fphi0 is a function of PK1 and PC1.
申请公布号 US2004257130(A1) 申请公布日期 2004.12.23
申请号 US20030464239 申请日期 2003.06.18
申请人 CAFARO NICHOLAS GIOVANNI;STENGEL ROBERT E. 发明人 CAFARO NICHOLAS GIOVANNI;STENGEL ROBERT E.
分类号 H03L7/081;(IPC1-7):H03L7/00 主分类号 H03L7/081
代理机构 代理人
主权项
地址