发明名称 Method and apparatus to construct a fifty percent (50%) duty cycle clock signal across power domains
摘要 Some microprocessors are designed such that the microprocessor core clock has a duty cycle of approximately fifty percent. When a clock signal propagates across power domains the clock signal pulse shape will change. The rising edges and falling edges of the clock signal will become asymmetrical (e.g., the duty cycle is no longer fifty percent). According to embodiments of the present invention, a parallel divide function is applied to a clock signal having a frequency f and its complement. The resulting four signals (i.e., f/2, its complement, f/2 at ninety degrees out of phase from f/2 and its complement) are applied to an XOR gate that combines them to generate a clock signal that has a duty cycle of approximately fifty percent and a frequency f, which is the same as the input clock signal.
申请公布号 US2004260963(A1) 申请公布日期 2004.12.23
申请号 US20030601047 申请日期 2003.06.20
申请人 LAW HON-MO RAYMOND;PARKER RACHAEL J. 发明人 LAW HON-MO RAYMOND;PARKER RACHAEL J.
分类号 G06F1/10;(IPC1-7):G06F1/04 主分类号 G06F1/10
代理机构 代理人
主权项
地址