发明名称 Eliminating the overhead of setup and pipeline delays in deep-pipelined architectures
摘要 A deep-pipeline system substantially reduces the overhead of setup delays and pipeline delays by dynamically controlling access of a plurality of configuration register sets by both a host central processing unit (CPU) and the stages of the pipelines. A master configuration register set is loaded with configuration parameters by the host CPU in response to an index count provided by a setup-index counter. A plurality of other counters are employed to track timing events in the system. In one embodiment, a run-index counter provides a run-index count to the first stage of the pipeline that is propagated along the stages, enabling configuration register sets to transfer configuration parameters to the stages of the pipeline when required to enable processing of a task. In an alternative embodiment, a plurality of D flip-flops sequentially propagates a state for successive registers, so that the setup-index counter is not required.
申请公布号 US2004255105(A1) 申请公布日期 2004.12.16
申请号 US20030459016 申请日期 2003.06.11
申请人 CHUNG CHRIS Y.;MANAGULI RAVI A.;KIM YONGMIN 发明人 CHUNG CHRIS Y.;MANAGULI RAVI A.;KIM YONGMIN
分类号 G06F7/38;G06F9/38;G06F15/78;(IPC1-7):G06F7/38 主分类号 G06F7/38
代理机构 代理人
主权项
地址