发明名称 Integrated circuit having multiple memory types and method of formation
摘要 A transistor (10) is formed having three separately controllable gates (44, 42, 18). The three gate regions may be electrically biased differently and the gate regions may have different conductivity properties. The dielectrics on the channel sidewall may be different than the dielectrics on the top of the channel. Electrical contacts to source, drain and the three gates is selectively made. By including charge storage layers, such as nanoclusters, adjacent the transistor channel and controlling the charge storage layers via the three gate regions, both volatile and non-volatile memory cells are realized using the same process to create a universal memory process. When implemented as a volatile cell, the height of the transistor and the characteristics of channel sidewall dielectrics control the memory retention characteristics. When implemented as a nonvolatile cell, the width of the transistor and the characteristics of the overlying channel dielectrics control the memory retention characteristics.
申请公布号 US6831310(B1) 申请公布日期 2004.12.14
申请号 US20030705504 申请日期 2003.11.10
申请人 FREESCALE SEMICONDUCTOR, INC. 发明人 MATHEW LEO;MURALIDHAR RAMACHANDRAN
分类号 H01L21/8246;H01L21/8247;H01L27/108;H01L27/115;H01L29/423;H01L29/788;(IPC1-7):H01L29/80;H01L31/112 主分类号 H01L21/8246
代理机构 代理人
主权项
地址