发明名称 Programmable write equalization circuit
摘要 A programmable write equalization circuit includes a first digital clock that is used as a reference to indicate data rate, a second digital clock used to indicate write equalization quantization, a look-up table used to store waveforms used in equalizing the input from the first digital clock domain to the second digital clock domain, a counter used to indicate the number of bits within the look-up table that are to be used for each translation, a polarity detector used to detect the current state of the input data, a non-return-to-zero (NRZ) filter used to indicate the placement of data transitions and non-transitions, and a software interface including programmable registers to control each one of the parameters within the equalization circuit.
申请公布号 US6831797(B2) 申请公布日期 2004.12.14
申请号 US20010953060 申请日期 2001.09.14
申请人 QUANTUM CORPORATION 发明人 KOLLER JUSTIN J.;SEMBERA BEN
分类号 G11B5/09;G11B5/008;G11B5/035;G11B20/10;(IPC1-7):G11B20/10 主分类号 G11B5/09
代理机构 代理人
主权项
地址