发明名称 Scan-path circuit, logic circuit including the same, and method for testing integrated circuit
摘要 A scan-path circuit is made up of cascaded flip-flops which are input/output circuits of a combinational logic circuit. In a logic circuit 21 which adopts a scan design test technique for simplifying a test of the same by serially shifting a test result through the flip-flops, selectors for directly connecting inputs of the respective flip-flops of the scan-path circuit to a scan input are provided. After causing all flip-flops to have identical values (either "0" or "1"), the values are shifted and outputted so that the location of a failure is specified. With this, the maximum period of time required by the test does not exceed the total of clocks for the shifting through all stages and one more stage. Thus, in addition to the checking of the presence of a failure, the location of a failure is, if necessary, specified in a short period of time.
申请公布号 US2004250186(A1) 申请公布日期 2004.12.09
申请号 US20040861306 申请日期 2004.06.04
申请人 TAKASAKI TOMOYA 发明人 TAKASAKI TOMOYA
分类号 G01R31/28;G01R31/3185;G06F11/22;H01L21/66;H01L21/822;H01L27/04;(IPC1-7):G01R31/28 主分类号 G01R31/28
代理机构 代理人
主权项
地址