发明名称 Complex valued delta sigma phase locked loop demodulator
摘要 A complex valued delta sigma Phase Locked Loop (PLL) demodulator. The demodulator is a multiple stage demodulator. The first stage is a conversion stage which converts an incoming signal into a first complex representation. The second stage is a direct digital synthesizer (DDS)/mixer which synthesizes a signal to be mixed with the first complex signal and performs the mixing operation to produce a second complex output. This second complex signal is controlled by a bitstream fed back from the third stage-a phase quantizer stage. The bitstream represents the quantized phase difference between the synthesized signal and the first complex signal. The DDS/mixer stage then measures the synthesized signal for any phase difference from the incoming signal through the feedback inherent to a PLL, the bitstream thus provides an output that gives the frequency of the desired signal. As a side benefit, the real component of the second complex signal, provides an amplitude estimate of the desired signal.
申请公布号 US6829311(B1) 申请公布日期 2004.12.07
申请号 US20000664788 申请日期 2000.09.19
申请人 KABEN RESEARCH INC. 发明人 RILEY TOM
分类号 H03D3/00;H03D7/16;(IPC1-7):H04L27/14;H04L27/16;H04L27/22 主分类号 H03D3/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利