发明名称 Dual loop architecture useful for a programmable clock source and clock multiplier applications
摘要 A first phase-locked loop (PLL) circuit includes an input for receiving a timing reference signal from an oscillator, a controllable oscillator circuit supplying an oscillator output signal, and a multi-modulus feedback divider circuit. A second control loop circuit is selectably coupled through a select circuit to supply a digital control value (M) to the multi-modulus feedback divider circuit of the first loop circuit to thereby control the oscillator output signal. While the second control loop is coupled to supply the control value to the feedback divider circuit, the control value is determined according to a detected difference between the oscillator output signal and a reference signal coupled to the second control loop circuit at a divider circuit. While the second control loop circuit is not coupled to control the first PLL circuit, the first PLL circuit receives a digital control value to control a divide ratio of the feedback divider, the digital control value is determined at least in part according to a stored control value stored in nonvolatile storage, the stored control value corresponding to a desired frequency of the oscillator output signal.
申请公布号 US2004232995(A1) 申请公布日期 2004.11.25
申请号 US20040878218 申请日期 2004.06.28
申请人 发明人 THOMSEN AXEL;HUANG YUNTENG;HEIN JERRELL P.
分类号 H03L1/02;H03L7/095;H03L7/099;H03L7/197;H03L7/23;(IPC1-7):H03L7/00 主分类号 H03L1/02
代理机构 代理人
主权项
地址