发明名称 Operating techniques for reducing program and read disturbs of a non-volatile memory
摘要 The present invention presents a non-volatile memory having a plurality of erase units or blocks, where each block is divided into a plurality of parts sharing the same word lines to save on the row decoder area, but which can be read or programmed independently. An exemplary embodiment is a Flash EEPROM memory with a NAND architecture that has blocks composed of a left half and a right half, where each part will accommodate one or more standard page (data transfer unit) sizes of 512 bytes of data. In the exemplary embodiment, the left and right portions of a block each have separate source lines, and separate sets of source and drain select lines. During the programming or reading of the left side, as an example, the right side can be biased to produce channel boosting to reduce data disturbs. In an alternate set of embodiments, the parts can have separate well structures.
申请公布号 US2004233750(A1) 申请公布日期 2004.11.25
申请号 US20040868728 申请日期 2004.06.14
申请人 LI YAN;CHEN JIAN;CERNEA RAUL-ADRIAN 发明人 LI YAN;CHEN JIAN;CERNEA RAUL-ADRIAN
分类号 G11C16/02;G11C16/04;G11C16/06;G11C16/34;H01L21/8247;H01L27/115;H01L29/788;H01L29/792;(IPC1-7):G11C11/34 主分类号 G11C16/02
代理机构 代理人
主权项
地址
您可能感兴趣的专利