发明名称 Clock multiplier
摘要 A clock multiplier capable of modulating the duty cycle of the output clock comprises a first clock multiplication circuit, an inverter, a first low pass filter, a second low pass filter and an amplifier, the first multiplication clock being operative to multiply the frequency of an input clock, the inverter being operative to invert the input clock, the first low pass filter receiving the output clock of the inverter for being charged or discharged, the second low pass filter receiving the output clock of the first clock multiplication circuit for being charged or discharged, the amplifier being operative to compare the output voltages of the first low pass filter and the second low pass filter to perform a feedback control, so as to modulate the duty cycle of the output clock of the first multiplication clock to approach 50%.
申请公布号 US2004232955(A1) 申请公布日期 2004.11.25
申请号 US20030649706 申请日期 2003.08.28
申请人 MYSON CENTURY, INC. 发明人 CHIN-CHIEH CHAO;CHAO-PING SU;YEN-KUANG CHEN
分类号 H03B19/00;H03K5/156;(IPC1-7):H03B19/00 主分类号 H03B19/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利