发明名称 Coverage circuit for performance counter
摘要 A coverage circuit for use with a general purpose performance counter ("GPPC") connected to a bus for capturing test coverage information encoded as N one-hot signals indicative of coverage in a logic design. An OR logic block is included for bit-wise ORing the N one-hot signals with a N-bit mask value stored in a register block so that an N-bit output may be generated by the OR logic block depending on the logic transitions of the one-hot signals. A Multiplexer (MUX) block is provided for selecting the N-bit output from the OR logic block under control of at least one control signal, wherein the N-bit output is operable to be stored into the register block when selected by the MUX block.
申请公布号 US2004237004(A1) 申请公布日期 2004.11.25
申请号 US20030635371 申请日期 2003.08.06
申请人 ADKISSON RICHARD W. 发明人 ADKISSON RICHARD W.
分类号 H02H3/05;(IPC1-7):H02H3/05 主分类号 H02H3/05
代理机构 代理人
主权项
地址