发明名称 Bus protocol for a switchless distributed shared memory computer system
摘要 A bus protocol is disclosed for a symmetric multiprocessing computer system consisting of a plurality of nodes, each of which contains a multitude of processors, I/O devices, main memory and a system controller comprising an integrated switch with a top level cache. The nodes are interconnected by a dual concentric ring topology. The bus protocol is used to exchange snoop requests and addresses, data, coherency information and operational status between nodes in a manner that allows partial coherency results to be passed in parallel with a snoop request and address as an operation is forwarded along each ring. Each node combines it's own coherency results with the partial coherency results it received prior to forwarding the snoop request, address and updated partial coherency results to the next node on the ring. The protocol allows each node in the system to see the final coherency results without requiring the requesting node to broadcast these results to all the other nodes in the system. The bus protocol also allows data to be returned on one of the two rings, with the ring selection determined by the relative placement of the source and destination nodes on each ring, in order to control latency and data bus utilization.
申请公布号 US2004230752(A1) 申请公布日期 2004.11.18
申请号 US20030435878 申请日期 2003.05.12
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BLAKE MICHAEL A.;GERMAN STEVEN M.;MAK PAK-KIN;SEIGLER ADRIAN E.;VAN HUBEN GARY A.
分类号 G06F12/08;(IPC1-7):G06F12/00 主分类号 G06F12/08
代理机构 代理人
主权项
地址