发明名称 Novel 10 Gbit/sec transmit structure with programmable clock delays
摘要 The present invention provides a robust solution to the task of re-aligning data at the transmit end of a fiber optic or other high performance serial link, and also offers flexibility in the circuit board design approach. A high performance analog phase locked-loop circuit is used to simultaneously provide clock recovery for multiple bit streams. The power dissipation required to perform clock recovery is thereby reduced to a fraction of that required in conventional transmit systems. This analog phase locked loop produces plural phase output signals. An output multiplexer selects one phase for use in electrical to optical conversion.
申请公布号 US2004228636(A1) 申请公布日期 2004.11.18
申请号 US20020256821 申请日期 2002.09.27
申请人 PATHAK VIJAY KUMAR;PARTHASARATHY BHARADWAJ;DEVALAPALLI SRINATH 发明人 PATHAK VIJAY KUMAR;PARTHASARATHY BHARADWAJ;DEVALAPALLI SRINATH
分类号 H03L7/18;H04B10/16;H04B10/17;H04J3/06;H04Q11/04;(IPC1-7):H04B10/02;H04B10/04 主分类号 H03L7/18
代理机构 代理人
主权项
地址