发明名称 Processes and structures for self-aligned contact non-volatile memory with peripheral transistors easily modifiable for various technologies and applications
摘要 Structures and methods for flash memory transistors are formed with self-aligned drain/source contacts. The flash transistors are formed with a plurality of gate layers. An etch resistant layer(s) are deposited on top of the gate layers in the memory array transistors and on the gate layers of peripheral transistors. An additional oxide layer/spacer may be formed on the etch resistant layer to control the resulting transistor junction configuration. As a result within the same process various transistors may be formed satisfying various requirements. Contact holes to the drain and source regions of the memory and peripheral transistors are then formed. The etch resistant layer prevents the contact etchants from completely etching away the protective etch resistant layer surrounding the gate layers. The spacing between the drain/source contacts and the gate layers can be greatly reduced increasing the density of the memory array transistors and reducing chip size.
申请公布号 US6818504(B2) 申请公布日期 2004.11.16
申请号 US20010927303 申请日期 2001.08.10
申请人 HYNIX SEMICONDUCTOR AMERICA, INC. 发明人 RABKIN PETER;WANG HSINGYA ARTHUR;CHOU KAI-CHENG
分类号 H01L21/768;H01L21/60;H01L21/8234;H01L21/8247;H01L27/088;H01L27/10;H01L27/105;H01L27/115;H01L29/788;H01L29/792;(IPC1-7):H01L21/336 主分类号 H01L21/768
代理机构 代理人
主权项
地址