发明名称 Area efficient stacking of antifuses in semiconductor device
摘要 A semiconductor device is provided which is formed of a wafer having on a surface thereof an area efficient arrangement of at least two antifuses in vertically stacked relation and sharing a common intermediate electrode therebetween. The arrangement includes at least one lower antifuse having a lower counter electrode and a lower fusible insulator portion defining a lower fuse element of an initial high electrical resistance state which interconnects the lower counter electrode with the common intermediate electrode, and at least one upper antifuse, which may be the same as or different from the lower antifuse, the upper antifuse having an upper counter electrode and an upper fusible insulator portion defining an upper fuse element of an initial high electrical resistance state which interconnects the upper counter electrode with the common intermediate electrode.
申请公布号 US2004217441(A1) 申请公布日期 2004.11.04
申请号 US20000751474 申请日期 2000.12.28
申请人 LEHMANN GUNTHER;BRINTZINGER AXEL CHRISTOPH;DANIEL GABRIEL 发明人 LEHMANN GUNTHER;BRINTZINGER AXEL CHRISTOPH;DANIEL GABRIEL
分类号 H01L23/525;(IPC1-7):H01L21/326;H01L27/10 主分类号 H01L23/525
代理机构 代理人
主权项
地址