发明名称 Data cache scrub mechanism for large L2/L3 data cache structures
摘要 A method of reducing errors in a cache memory of a computer system (e.g., an L2 cache) by periodically issuing a series of purge commands to the L2 cache, sequentially flushing cache lines from the L2 cache to an L3 cache in response to the purge commands, and correcting errors (single-bit) in the cache lines as they are flushed to the L3 cache. Purge commands are issued only when the processor cores associated with the L2 cache have an idle cycle available in a store pipe to the cache. The flush rate of the purge commands can be programmably set, and the purge mechanism can be implemented either in software running on the computer system, or in hardware integrated with the L2 cache. In the case of the software, the purge mechanism can be incorporated into the operating system. In the case of hardware, a purge engine can be provided which advantageously utilizes the store pipe that is provided between the L1 and L2 caches. The L2 cache can be forced to victimize cache lines, by setting tag bits for the cache lines to a value that misses in the L2 cache (e.g., cache-inhibited space). With the eviction mechanism of the cache placed in a direct-mapped mode, the address misses will result in eviction of the cache lines, thereby flushing them to the L3 cache.
申请公布号 US2004215886(A1) 申请公布日期 2004.10.28
申请号 US20030424528 申请日期 2003.04.25
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 CARGNONI ROBERT ALAN;GUTHRIE GUY LYNN;HELTERHOFF HARMONY LYNN;REICK KEVIN FRANKLIN
分类号 G06F11/10;G06F12/08;G06F12/12;(IPC1-7):G06F12/12;G06F12/00 主分类号 G06F11/10
代理机构 代理人
主权项
地址