发明名称 Circuit arrangement for generating non-overlapping clock phases
摘要 A circuit arrangement for generating non-overlapping clock phases including a first circuit, a second circuit, and a multiplexer. The first circuit combines two input signals to form an output signal, and a first input provides for application of a common clock signal. The second circuit combines two input signals to form an output signal, and a first input provides for application of the common clock signal. The multiplexer has a first input connected to an output of the first circuit, a second input connected to an output of the second circuit, and an output connected to a second input of each of the first and second circuits, and has a third input that switches between the first and second inputs of the multiplexer for application of the clock signal. A plurality of non-overlapping clock phases are provided by output signals of the first and second circuits and of the multiplexer.
申请公布号 US2004207439(A1) 申请公布日期 2004.10.21
申请号 US20040789959 申请日期 2004.02.27
申请人 INFINEON TECHNOLOGIES AG 发明人 MELCHER GEBHARD
分类号 H03K5/15;H03K5/151;(IPC1-7):H03K3/00 主分类号 H03K5/15
代理机构 代理人
主权项
地址