发明名称 Phase locked loop
摘要 A variable loop bandwidth phase locked loop in which, upon input of a succession of signals "1", no modulated signal degradation occurs and even at a high symbol rate, the reference signal frequency remains low and the sampling frequencies of a phase-frequency detector and a sigma delta circuit remain low. The phase locked loop comprises: a first modulator which transforms baseband signal TX_DATA into an integer signal for specifying a division number and sends it to a control terminal of a programmable divider; a second modulator which shapes an incoming baseband signal into a prescribed signal waveform and sends it to a voltage controlled oscillator; and a variable current charge pump which changes the loop bandwidth of the phase locked loop according to control signal CUR.
申请公布号 US2004207437(A1) 申请公布日期 2004.10.21
申请号 US20040765129 申请日期 2004.01.28
申请人 SHIBAHARA YOSHIYUKI;KOKUBO MASARU;OSHIMA TAKASHI 发明人 SHIBAHARA YOSHIYUKI;KOKUBO MASARU;OSHIMA TAKASHI
分类号 H03L7/093;H03C3/09;H03L7/06;H03L7/089;H03L7/107;H03L7/197;H04L7/033;(IPC1-7):H03L7/06 主分类号 H03L7/093
代理机构 代理人
主权项
地址