发明名称 METHOD FOR PERFORMING MONTE-CARLO SIMULATIONS TO PREDICT OVERLAY FAILURES IN INTEGRATED CIRCUIT DESIGNS
摘要 A method of predicting overlay failure of circuit configurations on adjacent, lithographically produced layers of a semiconductor wafer comprises providing design configurations for circuit portions to be lithographically produced on one or more adjacent layers of a semiconductor wafer, and then predicting shape and alignment for each circuit portions on each adjacent layer using one or more predetermined values for process fluctuation or misalignment error. The method then determines dimension of overlap of the predicted shape and alignment of the circuit portions, and compares the determined dimension of overlap to a theoretical minimum to determine whether the predicted dimension of overlap fails. Using different process fluctuation values and misalignment error values, the steps are then iteratively repeated on the provided design configurations to determine whether the predicted dimension of overlap fails, and a report is made of the measure of failures.
申请公布号 US2004210863(A1) 申请公布日期 2004.10.21
申请号 US20030249524 申请日期 2003.04.16
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 CULP JAMES A.;LAVIN MARK A.;SAYAH ROBERT T.
分类号 H01L21/027;G06F17/50;(IPC1-7):G06F17/50 主分类号 H01L21/027
代理机构 代理人
主权项
地址
您可能感兴趣的专利