发明名称 REDUNDANCY REGISTER ARCHITECTURE FOR SOFT-ERROR TOLERANCE AND METHODS OF MAKING THE SAME
摘要 A redundancy register architecture associated with a RAM provides for soft-error tolerance. An enable register provides soft error rate protection to the registers that contain replacement information for redundant rows and columns. The gate register determines whether a row or column replacement register contains a specific address, and parity protection to the replacement register is activated as necessitated. The register architecture is changed to make the register state a "don't care" state for the majority of the registers. A small number of registers that are critical to the redundancy system are identified and made more robust to upsets. Word-line and column-line substitution is implemented. A ripple parity scheme is implemented when parity checks are activated.
申请公布号 US2004210802(A1) 申请公布日期 2004.10.21
申请号 US20030249574 申请日期 2003.04.21
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 OPPOLD JEFFERY H.;OUELLETTE MICHAEL R.;WISSEL LARRY
分类号 G11C5/00;G11C11/412;G11C29/00;(IPC1-7):G11C29/00 主分类号 G11C5/00
代理机构 代理人
主权项
地址