发明名称 PROCESS FOR FABRICATING SEMICONDUCTOR DEVICE
摘要 PROBLEM TO BE SOLVED: To enhance reliability of wiring by enhancing deposition selectivity of a catalytic metal layer being formed when a cap barrier layer is formed on the surface of a metallization and reducing damage on the metallization when the catalytic metal layer is deposited. SOLUTION: In the process for fabricating a semiconductor device comprising steps for forming a catalytic metal layer 17 by immersion plating only on a metallization 16 formed on an insulating film 12 on a substrate 11 and for forming a cap barrier layer 18 selectively on the metallization 16 by electroless plating utilizing the catalytic metal layer 17, the step for forming the catalytic metal layer 17 by immersion plating employs such a catalytic plating liquid as theζ-potential on the insulating film 12 and theζ-potential on the metallization 16 have different polarities. In order to reduce damage on the metallization, concentration of palladium in a palladium immersion plating liquid being used in immersion plating for forming the catalytic metal layer and the etching amount of metal are optimized. COPYRIGHT: (C)2004,JPO&NCIPI
申请公布号 JP2004273790(A) 申请公布日期 2004.09.30
申请号 JP20030062914 申请日期 2003.03.10
申请人 SONY CORP 发明人 HORIKOSHI HIROSHI;SEGAWA YUJI;NOGAMI TAKESHI
分类号 C23C18/18;H01L21/288;H01L21/3205;H01L23/52;(IPC1-7):H01L21/288;H01L21/320 主分类号 C23C18/18
代理机构 代理人
主权项
地址