发明名称 Nonvolatile memories with asymmetric transistors, nonvolatile memories with high voltage lines extending in the column direction, and nonvolatile memories with decoding circuits sharing a common area
摘要 Nonvolatile memory cells (110) are connected to a bitline (BL 170). The bitline is also connected to a source/drain region (620) of a transistor (610), a Y multiplexer transistor for example. This source/drain region is exposed to a higher voltage, and hence is made to have a higher junction breakdown voltage, than the other source/drain region (630) of the same transistor. A nonvolatile memory has a plurality of memory arrays (106), a global decoder (438) and secondary decoders (440). The selection signals provided by the global decoder to the secondary decoders for selecting the control gate lines (140) and the source lines (152) are carried by lines (450) running in the row direction. These signals are low voltage signals (between 0V and Vcc). The super high voltages are carried by lines (460) extending in the column direction to reduce noise injection into the control gate lines, source lines, and wordlines (150), and to reduce the parasitic capacitance associated with the super high voltage lines. An integrated circuit has at least two memory arrays (106) with control gate lines (140), source lines (152), and wordlines (150). A global decoder (438) and secondary decoders (440) select the control gate lines and the source lines. Each secondary decoder is located in an area spaced from the arrays. The control gate line and source line decoding circuits in each secondary decoder share a common area to reduce the memory size. Other features are also provided.
申请公布号 US2004190343(A1) 申请公布日期 2004.09.30
申请号 US20030397478 申请日期 2003.03.25
申请人 PARK JONGMIN;LI LI-CHUN 发明人 PARK JONGMIN;LI LI-CHUN
分类号 G11C7/18;G11C11/34;G11C16/04;G11C16/08;G11C16/10;(IPC1-7):G11C11/34 主分类号 G11C7/18
代理机构 代理人
主权项
地址