发明名称 Semiconductor device
摘要 In an I/O circuit unit located in the periphery of a semiconductor chip, a plurality of ESD protection transistors are provided in each I/O cell. An electrode pad cell has a two-layer structure including a lower electrode pad and an upper electrode pad. The electrode pad cell is arranged so as to be present over a connection line of ESD protection transistors of an associated I/O cell. With part of the first pad portion of an adjacent electrode pad located in an end portion of the second pad portion of the electrode pad, the second pad portion can not extend further onward but the third pad portion having a smaller width than that of the second pad portion is arranged onward. Thus, destruction of the ESD protection transistors is not caused, so that an internal circuit is protected from an electrostatic discharge which comes into electrode pads.
申请公布号 US2004188763(A1) 申请公布日期 2004.09.30
申请号 US20040806250 申请日期 2004.03.23
申请人 MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD. 发明人 TANIGUCHI KOICHI;NOJIRI NAOKI
分类号 H01L27/04;H01L21/82;H01L21/822;H01L23/485;H01L23/528;H01L23/544;H01L23/60;H01L23/62;H01L27/02;(IPC1-7):H01L23/62 主分类号 H01L27/04
代理机构 代理人
主权项
地址