发明名称 High density antifuse based partitioned FPGA architecture
摘要 An antifuse based FPGA architecture is partitioned into repeatable blocks of logic modules to reduce the programming time of the array and to minimize parasitic capacitance and current leakage in the array. With repeatable blocks the size of the FPGA may be made larger with minimal changes to the architecture. Disposed along the edges of each repeatable block are bidirectional buffer banks for connecting to adjacent blocks and to an interconnect matrix that is connectable to blocks other than adjacent blocks. Disposed at regular intervals in the interconnect matrix are repeater buffers to limit the number of antifuses on a given track of the interconnect matrix, to minimize RC delay, and to avoid violating the Ipeak limit.
申请公布号 US6794897(B2) 申请公布日期 2004.09.21
申请号 US20030411627 申请日期 2003.04.11
申请人 ACTEL CORPORATION 发明人 ASAYEH REZA
分类号 H03K19/177;(IPC1-7):H03K19/177;H03K19/173 主分类号 H03K19/177
代理机构 代理人
主权项
地址