发明名称 Low jitter high phase resolution PLL-based timing recovery system
摘要 A low jitter, high phase resolution phase lock loop incorporating a ring oscillator-type VCO is designed and constructed to operate at a characteristic frequency M times higher than a required output clock frequency. Multi-phase output signals are taken from the VCO and selected through a Gray code MUX, prior to being divided down to the output clock frequency by a divide-by-M frequency divider circuit. Operating the VCO at frequencies in excess of the output clock frequency, allows jitter to be averaged across a timing cycle M and further allows a reduction in the number of output phase taps, by a scale factor M, without reducing the phase resolution or granularity of the output signal.
申请公布号 US6791379(B1) 申请公布日期 2004.09.14
申请号 US19990456230 申请日期 1999.12.07
申请人 BROADCOM CORPORATION 发明人 WAKAYAMA MYLES;JANTZI STEPHEN A.;KIM KWANG YOUNG;CHEUNG YEE LING FELIX;TONG KA WAI
分类号 H03L7/089;H03L7/099;H03L7/183;(IPC1-7):H03L7/06 主分类号 H03L7/089
代理机构 代理人
主权项
地址